Part Number Hot Search : 
M37221EF AE10140 A1108 1N409 BL05A P1556UAL 0402H 0402H
Product Description
Full Text Search
 

To Download 5962-0420501HYC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Agilent HCPL-5150 & HCPL-5151 DSCC SMD 5962-04205 0.5 Amp Output Current IGBT Gate Drive Optocoupler
Data Sheet
MIL- PRF- 38534 certified line and are included in the DSCC Qualified Manufacturers List, QML- 38534 for Hybrid Microcircuits. Schematic Diagram
N/C 1 ANODE 8 VCC 7 VO 6 VO 5 VEE
Features * Performance Guaranteed over Full Military Temperature Range: -55C to +125C * Manufactured and Tested on a MILPRF-38534 Certified Line * Hermetically Sealed Packages * Dual Marked with Device Part Number and DSCC Drawing Number * QML-38534 * HCPL-3150 Function Compatibility * 0.5 A Minimum Peak Output Current * 10 kV/s Minimum Common Mode Rejection (CMR) at VCM = 1000 V * 1.0 V Maximum Low Level Output Voltage (VOL) Eliminates Need for Negative Gate Drive * ICC = 5 mA Maximum Supply Current * Under Voltage Lock-Out Protection (UVLO) with Hysteresis * Wide Operating VCC Range: 15 to 30 Volts * 500 ns Maximum Propagation Delay * +/- 0.35 s Maximum Delay Between Devices
Description The HCPL- 5150 contains a GaAsP LED optically coupled to an integrated circuit with a power output stage. The device is ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and current supplied by this optocoupler makes it ideally suited for directly driving IGBTs with ratings up to 1200 V/50 A. For IGBTs with higher ratings, the HCPL- 5150 can be used to drive a discrete power stage, which drives the IGBT gate. The products are capable of operation and storage over the full military temperature range and can be purchased as either commercial product, with full MIL- PRF- 38534 Class H testing, or from Defense Supply Center Columbus (DSCC) Standard Microcircuit Drawing (SMD) 5962- 04205. All devices are manufactured and tested on a
2 3
CATHODE
N/C 4
SHIELD
Applications * Industrial and Military Environments * High Reliability Systems * Harsh Industrial Environments * Transportation, Medical, and Life Critical Systems * Isolated IGBT/MOSFET Gate Drive * AC and Brushless DC Motor Drives * Industrial Inverters * Switch Mode Power Supplies (SMPS) * Uninterruptible Power Supplies (UPS)
CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.
Truth Table VCC - VEE "POSITIVE GOING" (i.e., TURN-ON) 0 - 30 V 0 - 11 V 11 - 13.5 V 13.5 - 30 V VCC - VEE "NEGATIVE GOING" (i.e., TURN-OFF) 0 - 30 V 0 - 9.5 V 9.5 - 12 V 12 - 30 V
Selection Guide - Package Styles and Lead Configuration Options VO LOW LOW TRANSITION HIGH Agilent Part Number and Options Commercial HCPL-5150
LED OFF ON ON ON
MIL-PRF-38534, Class H HCPL-5151 Standard Lead Finish Solder Dipped Butt Cut/Gold Plate Gull Wing/Soldered Gold Plate Option -200 Option -100 Option -300
A 0.1 F bypass capacitor must be connected between pins 5 and 8.
Device Marking
Agilent DESIGNATOR Agilent P/N DSCC SMD* DSCC SMD* PIN ONE/ ESD IDENT A QYYWWZ HCPL-515x 5962-04205 SGP 01Hxx 50434 * QUALIFIED PARTS ONLY COMPLIANCE INDICATOR,* DATE CODE, SUFFIX (IF NEEDED) COUNTRY OF MFR. Agilent CAGE CODE*
SMD Part Number Prescript for all below Either Gold or Solder Gold Plate Solder Dipped Butt Cut/Gold Plate 59620420501HPX 0420501HPC 0420501HPA 0420501HYC 0420501HYA 0420501HXA
Outline Drawing
9.40 (0.370) 9.91 (0.390) 0.76 (0.030) 1.27 (0.050) 4.32 (0.170) MAX. 0.51 (0.020) MIN. 8.13 (0.320) MAX. 7.16 (0.282) 7.57 (0.298)
Butt Cut/Soldered Gull Wing/Soldered
3.81 (0.150) MIN.
0.20 (0.008) 0.33 (0.013)
2.29 (0.090) 2.79 (0.110)
0.51 (0.020) MAX. NOTE: DIMENSIONS IN MILLIMETERS (INCHES).
7.36 (0.290) 7.87 (0.310)
2
Hermetic Optocoupler Options Option 100 Description Surface mountable hermetic optocoupler with leads trimmed for butt joint assembly. This option is available on commercial and hi-rel product (see drawings below for details).
4.32 (0.170) MAX.
0.51 (0.020) MIN. 2.29 (0.090) 2.79 (0.110)
1.14 (0.045) 1.40 (0.055) 0.51 (0.020) MAX. NOTE: DIMENSIONS IN MILLIMETERS (INCHES).
0.20 (0.008) 0.33 (0.013) 7.36 (0.290) 7.87 (0.310)
200 300
Lead finish is solder dipped rather than gold plated. This option is available on commercial and hi-rel product. DSCC Drawing part numbers contain provisions for lead finish. Surface mountable hermetic optocoupler with leads cut and bent for gull wing assembly. This option is available on commercial and hi-rel product (see drawings below for details). This option has solder dipped leads.
4.57 (0.180) MAX. 0.20 (0.008) 0.33 (0.013) 9.65 (0.380) 9.91 (0.390)
4.57 (0.180) MAX. 5o MAX.
0.51 (0.020) MIN. 2.29 (0.090) 2.79 (0.110)
1.40 (0.055) 1.65 (0.065) 0.51 (0.020) MAX.
NOTE: DIMENSIONS IN MILLIMETERS (INCHES).
3
Absolute Maximum Ratings Parameter Storage Temperature Operating Temperature Case Temperature Junction Temperature Lead Solder Temperature Average Input Current Peak Transient Input Current (<1 s pulse width, 300 pps) Reverse Input Voltage "High" Peak Output Current "Low" Peak Output Current Supply Voltage Output Voltage Input Power Dissipation Output Power Dissipation Total Power Dissipation
Notes: 2. Maximum pulse width = 10 s, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with IO peak minimum = 0.5 A. See Applications section for additional details on limiting IOH peak. 3. Derate linearly above 102C free air temperature at a rate of 6mW/C with the typical case-to-ambient thermal resistance (CA=140C/W). Refer to Figure 36. 4. Derate linearly above 102C free air temperature at a rate of 6mW/C with the typical case-to-ambient thermal resistance (CA=140C/W). Refer to Figure 35 and 36. 1. No derating required with the typical case-to-ambient thermal resistance. (CA=140C/W) Refer to Figure 35.
Symbol TS TA TC TJ
Min. -65 -55
Max. +150 +125 +145 +150 260 for 10s
Units C C C C C mA A V A A V V mW mW mW
Note
IF AVG IF PK VR IOH (PEAK) IOL (PEAK) (VCC-VEE) VO (PEAK) PE PO PT 0 0
25 1.0 5 0.6 0.6 35 VCC 45 250 295
1
2 2
1 3 4
ESD Classification MIL-STD-883, Method 3015 (), Class 1
Recommended Operating Conditions Parameter Power Supply Voltage Input Current (ON) Input Voltage (OFF) Operating Temperature Symbol (VCC - VEE) IF (ON) VF (OFF) TA Min. 15 10 -3.0 -55 Max. 30 18 0.8 125 Units Volts mA Volts C
4
Electrical Specifications (DC) Over recommended operating conditions (TA = -55 to +125C, IF(ON) = 10 to 18 mA, VF(OFF) = -3.0 to 0.8V, VCC = 15 to 30 V, VEE = Ground) unless otherwise specified. Group A Subgroups (13) 1, 2, 3 Limits Units Min. 0.1 0.5 1, 2, 3 0.1 0.5 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 IF = 10 mA IF = 10 mA 1, 2, 3 0.8 1.2 1.5 -1.6 1.8 (VCC - 4) (VCC - 3) 0.4 2.5 2.7 2.6 1.0 5.0 5.0 9.0 V V mA mA mA V V mV/C 16 9, 15, 21 1, 3, 19 4, 6, 20 7, 8 0.6 A 5, 6, 18 Typ.* 0.4 Max. A 2, 3, 17 2 1 2 1 3, 4 Fig. Note
Parameter High Level Output Current Low Level Output Current High Level Output Voltage Low Level Output Voltage High Level Supply Current Low Level Supply Current Threshold Input Current Low to High Threshold Input Voltage High to Low Input Forward Voltage Temperature Coefficient of Forward Voltage Input Reverse Breakdown Voltage Input Capacitance UVLO Threshold
Symbol IOH
Test Conditions VO = (VCC - 4 V) VO = (VCC - 15 V) VO = (VEE + 2.5 V) VO = (VEE + 15 V)
IOL
VOH VOL ICCH ICCL IFLH VFHL VF VF/TA
IO = -100 mA IO = 100 mA Output Open, IF = 10 to 18 mA Output Open, VF = -3.0 to +0.8V IO = 0 mA, VO > 5 V
BVR CIN VUVLO+ VUVLO-
IR = 10 A f = 1 MHz, VF = 0 V VO > 5 V, IF = 10 mA
1, 2, 3
5 80
V pF 13.5 12.0 V 22, 37
1, 2, 3 1, 2, 3
11.0 9.5
12.3 10.7 1.6
UVLO Hysteresis
UVLOHYS
*All typical values at TA = 25C and VCC - VEE = 30 V, unless otherwise noted.
5
Switching Specifications (AC) Over recommended operating conditions (TA = -55 to +125C, IF(ON) = 10 to 18 mA, VF(OFF) = -3.0 to 0.8V, VCC = 15 to 30 V, VEE = Ground) unless otherwise specified. Group A Subgroups (13) 9, 10, 11 0.10 9, 10, 11 PWD 9, 10, 11 9, 10, 11 -0.35 0.3 0.35 s s 33, 34 12 7 0.30 0.50 s Limits Units Min. 0.10 Typ.* 0.30 Max. 0.50 s 10, 11, 12, 13, 14, 23 11 Fig. Note
Parameter Propagation Delay Time to High Output Level Propagation Delay Time to Low Output Level Pulse Width Distortion
Symbol tPLH
Test Conditions Rg = 47 , Cg = 3 nF, f = 10 kHz, Duty Cycle = 50%
tPHL
Propagation Delay PDD Difference Between (tPHL - tPLH) Any Two Parts Rise Time Fall Time UVLO Turn On Delay UVLO Turn Off Delay Output High Level Common Mode Transient Immunity Output Low Level Common Mode Transient Immunity tr tf tUVLO ON tUVLO OFF |CMH| VO > 5 V, IF = 10 mA VO < 5 V, IF = 10 mA IF = 10 mA, VCC = 30 V VCM = 1000V TA = 25C VCM = 1000V VF = 0 V, VCC = 30 V TA = 25C
0.1 0.1 0.8 0.6 9 10
s s s kV/s
23
22
24
8, 9, 14
|CML|
9
10
kV/s
8, 10, 14
*All typical values at TA = 25C and VCC - VEE = 30 V, unless otherwise noted.
6
Package Characteristics Over recommended operating conditions (TA = -55 to +125C) unless otherwise specified. Group A Subgroups (13) 1 Limits Units Min. Typ.* Max. 1.0
A
Parameter Input-Output Leakage Current
Symbol II-O
Test Conditions VI-O = 1500Vdc RH = 45%, t = 5 sec., TA = 25C VI-O = 500 VDC f = 1 MHz
Fig.
Note 5, 6
Resistance (Input-Output) Capacitance (Input-Output) *All typicals at TA = 25C.
Notes:
RI-O CI-O
1010 2.34
6 6
pF
1. Maximum pulse width = 10 s, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with IO peak minimum = 0.5 A. See Applications section for additional details on limiting IOH peak. 2. Maximum pulse width = 50 s, maximum duty cycle = 0.5%. 4. Maximum pulse width = 1 ms, maximum duty cycle = 20%. 5. This is a momentary withstand test, not an operating condition. 6. Device considered a two-terminal device: pins on input side shorted together and pins on output side shorted together. 7. The difference between tPHL and tPLH between any two HCPL-5150 parts under the same test condition. 8. Pins 1 and 4 need to be connected to LED common. 9. Common mode transient immunity in the high state is the maximum tolerable |dVCM/dt| of the common mode pulse, VCM, to assure that the output will remain in the high state (i.e., VO > 15.0 V). 10. Common mode transient immunity in a low state is the maximum tolerable |dVCM/dt| of the common mode pulse, VCM, to assure that the output will remain in a low state (i.e., VO < 1.0 V). 11. This load condition approximates the gate load of a 1200 V/25 A IGBT. 12. Pulse Width Distortion (PWD) is defined as |tPHL-tPLH| for any given device. 13. Standard parts receive 100% testing at 25C (Subgroups 1 and 9). SMD and Class H parts receive 100% testing at 25, 125 and -55C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively). 14. Parameters are tested as part of device initial characterization and after design and process changes. Parameters are guaranteed to limits specified for all lots not specifically tested. 3. In this test VOH is measured with a dc load current. When driving capacitive loads VOH will approach VCC as IOH approaches zero amps.
7
0 (VOH-VCC) - HIGH OUTPUT VOLTAGE DROP - V IF = 10 to 18mA IO = 100 mA VCC = 15 to 30V VEE = 0V
0.82 0.80 IOH - OUTPUT HIGH CURRENT - A 0.78 0.76 0.74 0.72 0.70 (VOH-VCC) - OUTPUT HIGH VOLTAGE DROP - V IF = 10 to 18mA VO= VCC-4V VCC = 15 to 30V VEE = 0V
-1.0 -1.5 -2.0 -2.5 -3.0 -3.5 -4.0 -4.5 -50 0 50 TA - TEMPERATURE - oC 100 150 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 IOH - OUTPUT HIGH CURRENT - A IF = 10 to 18mA VCC =15 to 30V VEE = 0V 125 oC o 25 C o -55 C
-1
-2
-3
-4 -60
-30
0
30
60
90
o
120
150
TA - TEMPERATURE - C
0.68 -100
Figure 1. VOH vs. Temperature
Figure 2. IOH vs. Temperature
Figure 3. VOH vs. IOH
0.8 0.7
VOL - OUTPUT LOW VOLTAGE - V
IOL - OUTPUT LOW CURRENT - A
0.8 0.7 0.6 0.5 0.4 0.3 0.2 VF(OFF) = -3.0 to 0.8V VOUT = 2.5V 0.1 VCC = 15 to 30V VEE = 0V 0 0 30 -60 -30
VOL - OUTPUT LOW VOLTAGE - V
7 6 5 4 3 2 1 0
60 90
o
VF(OFF) = -3.0 to 0.8V VCC = 15 to 30V VEE = 0V
0.6 0.5 0.4 0.3 0.2 0.1 0 -60 -30 0 30 VF(OFF) = -3.0 to 0.8V IO = 100mA VCC = 15 to 30V VEE = 0V 60 90
o
125 oC 25 oC -55 C
o
120
150
120
150
0
0.2
0.4
0.6
0.8
1
TA - TEMPERATURE - C
TA - TEMPERATURE - C
IOL - OUTPUT LOW CURRENT - A
Figure 4. VOL vs. Temperature
Figure 5. IOL vs. Temperature
Figure 6. VOL vs. IOL
ICCL ICCH ICC - SUPPLY CURRENT - mA
ICC - SUPPLY CURRENT - mA
ICCL ICCH 3.0
IFLH - LOW TO HIGH CURRENT THRESHHOLD - mA
3.5
3.5
4.0 3.5 3.0 2.5 2.0 1.5 1.0 -100 VCC = 15 to 30V VEE = 0V Output = Open -50 0 50 100 TA - TEMPERATURE - oC 150
3.0
2.5
2.5
2.0
VCC = 30V VEE = 0V IF = 10mA for ICCH IF = 0mA for ICCL -30 0 30 60 90 TA - TEMPERATURE - oC 120 150
2.0
1.5 -60
1.5 10
IF = 10mA for ICCH IF = 0mA for ICCL o TA = 25 C VEE = 0V 20 30 VCC - SUPPLY VOLTAGE - V 40
Figure 7. ICC vs. Temperature
Figure 8. ICC vs. VCC
Figure 9. IFLH vs. Temperature
8
500 IF = 10mA, TA = 25C Rg = 47, Cg = 3nF, Duty Cycle = 50% f = 10kHz TPLH TPHL TP - PROPAGATION DELAY - ns
500 450 400 350 300 250 200 150 VCC = 30V, VEE = 0V TA = 25C Rg = 47 , Cg = 3nF Duty Cycle = 50% f =10kHz
400 IF(ON) = 10mA IF(OFF) = 0mA VCC = 30V, VEE = 0V Rg = 47 , Cg = 3nF Duty Cycle = 50% f =10kHz
350 TP - PROPAGATION DELAY - ns
TP - PROPAGATION DELAY - ns
400
300
300
250
200
200
TPHL TPLH 5 10 15 20 25
150 100 -100
100 15
TPLH TPHL -50 0 50 100 150
20
25
30
100 IF - FORWARD LED CURRENT - mA
VCC - SUPPLY VOLTAGE - V
TA - TEMPERATURE - oC
Figure 10. Propagation Delay vs. VCC
Figure 11. Propagation Delay vs. IF
Figure 12. Propagation Delay vs. Temperature
500 TPLH TPHL TP - PROPOGATION DELAY - nS TP - PROPOGATION DELAY - ns 400
500 TPLH TPHL VO - OUTPUT VOLTAGE - V 400
30 25 20 15 10 5 0 0 20 40 60 80 100 0 1 2 3 4 5 IF - FORWARD LED CURRENT - mA
300
300
200
200
100
0
50
100
150
200
100 Cg - LOAD CAPACITANCE - nF
Rg - SERIES LOAD RESISTANCE -
Figure 13. Propagation Delay vs. Rg
Figure 14. Propagation Delay vs. Cg
Figure 15. Transfer Characteristics
1000 TA = 25 C IF - FORWARD CURRENT - mA 100 10 1 0.1 0.01 0.001 1.10 1.20 1.30 1.40 1.50 1.60 VF - FORWARD VOLTAGE - VOLTS
o
Figure 16. Input Current vs. Forward Voltage
9
1
8 0.1 F
IF = 10 to 18 mA
2
7
+ _
4V + _ VCC = 15 to 30 V
3
6 IOH 1 8 0.1 F 2 7 + _ IOL VCC = 15 to 30 V
4
5
Figure 17. IOH Test Circuit
3
6
2.5 V
+ _
4
5
1
8 0.1 F
IF = 10 to 18 mA
2
7
VOH + _ VCC = 15 to 30 V
Figure 18. IOL Test Circuit
3
6 100 mA
4
5 1 8 0.1 F 100 mA
Figure 19. VOH Test Circuit
2
7 + _ VCC = 15 to 30 V
3
6
VOL
1
8 0.1 F
4
5
2 IF 3
7 VO > 5 V 6 + _ VCC = 15 to 30 V
Figure 20. VOL Test Circuit
4
5
Figure 21. IFLH Test Circuit
1
8 0.1 F
IF = 10 mA
2
7 VO > 5 V + _ VCC
3
6
4
5
Figure 22. UVLO Test Circuit
10
1 IF = 10 to 18 mA + _
10 KHz 50% DUTY CYCLE
8 0.1 F IF + _ VO V CC = 15 to 30 V tr tf 90% 50% V OUT 10% t PLH t PHL
500
2
7
3
6
47 3 nF
4 Tr = Tf < 10 ns _
5
Figure 23. tPLH, tPHL, tr, and tf Test Circuit and Waveforms
V CM 1 IF A B 5V + _ 3 6 2 7 VO + _ V CC = 30 V VO 4 5 SWITCH AT A: IF = 10 mA VO +_ V CM = 1000 V SWITCH AT B: IF = 0 mA V OL V OH 8 0.1 F 0V t V t = V CM t
Figure 24. CMR Test Circuit and Waveforms
11
Applications Information Eliminating Negative IGBT Gate Drive To keep the IGBT firmly off, the HCPL- 5150 has a very low maximum VOL specification of 1.0 V. The HCPL- 5150 realizes this very low VOL by using a DMOS transistor with 4 (typical) on resistance in its pull down circuit. When the HCPL- 5150 is in the low state, the IGBT gate is shorted to the emitter by Rg + 4 .. Minimizing Rg and the lead inductance from the HCPL- 5150 to the IGBT gate and emitter (possibly by mounting the HCPL- 5150 on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 25. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the HCPL- 5150 input as this can result in unwanted coupling of transient signals into the HCPL- 5150 and degrade performance. (If the IGBT drain must be routed near the HCPL- 5150 input, then the LED should be reverse- biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the HCPL- 5150.)
Selecting the Gate Resistor (Rg) to Minimize IGBT Switching Losses. Step 1: Calculate Rg Minimum from the IOL Peak Specification. The IGBT and Rg in Figure 26 can be analyzed as a simple RC circuit with a voltage supplied by the HCPL- 5150. (VCC - VEE - VOL) Rg = ----------------- IOLPEAK (VCC - VEE - 1.7 V) = ------------------- IOLPEAK (15 V + 5 V - 1.7 V) = --------------------- 0.6 A = 30.5 The VOL value of 2 V in the previous equation is a conservative value of VOL at the peak current of 0.6 A (see Figure 6). At lower Rg values the voltage supplied by the HCPL- 5150 is not an ideal voltage step. This results in lower peak currents (more margin) than predicted by this analysis. When negative gate drive is not used, VEE in the previous equation is equal to zero volts. Step 2: Check the HCPL-5150 Power Dissipation and Increase Rg if Necessary. The HCPL- 5150 total power dissipation (PT) is equal to the sum of the emitter power (PE) and the output power (PO):
PT = PE + PO PE = IF * VF * Duty Cycle PO = PO(BIAS) + PO (SWITCHING) = ICC * (VCC - VEE) + ESW(Rg, Qg) * f For the circuit in Figure 26 with IF (worst case) = 18 mA, Rg = 30.5 , Max Duty Cycle = 80%, Qg = 250 nC, f = 20 kHz and TA max = 125C: PE = 18 mA*1.8 V * 0.8 = 26 mW PO = 4.25 mA*20 V + 2.0 J*20 kHz = 85 mW + 40 mW = 125 mW > 112 mW (PO(MAX)@125C = 250mW- 23C * 6mW/C) The value of 4.25 mA for ICC in the previous equation was obtained by derating the ICC max of 5 mA (which occurs at 55C) to ICC max at 125C. Since PO for this case is greater than PO(MAX), Rg must be increased to reduce the HCPL5120 power dissipation. PO(SWITCHING MAX) = PO(MAX) - PO(BIAS) = 112mW - 85 mW = 27 mW PO(SWITCHINGMAX) ESW(MAX) = ---------------- f 27 mW = --------- = 1.35J 20kHz For Qg = 250 nC, from Figure 27, a value of ESW = 1.35 J gives a Rg = 90.
+5 V
1 270 2 8 0.1 F 7 Rg CONTROL INPUT 74XXX OPEN COLLECTOR Q1 3 6 + _ V CC = 18 V
+ HVDC
3-PHASE AC
4
5 Q2
- HVDC
Figure 25. Recommended LED Drive and Application Circuit
12
+5 V 1 270 2 8 0.1 F 7 Rg CONTROL INPUT 74XXX OPEN COLLECTOR Q1 3 6 _ V EE = -5 V + + _ V CC = 15 V
+ HVDC
3-PHASE AC
4
5 Q2
- HVDC
Figure 26. Typical Application Circuit with Negative IGBT Gate Drive
PE Parameter Description IF VF Duty Cycle LED Current LED On Voltage Maximum LED Duty Cycle
LED Drive Circuit Considerations for Ultra High CMR Performance. Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 28. The HCPL- 5150 improves CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins 5- 8 as shown in Figure 29. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit, (Figure 25) can achieve 10 kV/s CMR while minimizing component complexity. Techniques to keep the LED in the proper state are discussed in the next two sections.
1 CLEDP 2 7 8
3
CLEDN
6
4
5
PO Parameter Description ICC VCC VEE ESW (Rg, Qg) Supply Current Positive Supply Voltage Negative Supply Voltage Energy Dissipation in the HCPL-5150 for each IGBT Switching Cycle (See Figure 27) Switching Frequency
7 Esw - ENERGY PER SWITCHING CYCLE - J Qg = 100 nC 6 5 4 3 2 1 0 0 20 40 60 80 100 Rg - GATE RESISTANCE - VCC = 19 V VEE = -9 V Qg = 250 nC Qg = 500 nC
Figure 28. Optocoupler Input to Output Capacitance Model for Unshielded Optocouplers
1 CLEDP 2
CLEDO1
8
7 CLEDO2
3
CLEDN
6
f
4
SHIELD
5
Figure 29. Optocoupler Input to Output Capacitance Model for Shielded Optocouplers
Figure 27. Energy Dissipated in the HCPL-5150 for Each IGBT Switching Cycle
13
CMR with the LED On (CMRH). A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 10 mA provides adequate margin over the maximum IFLH of 7 mA to achieve 10 kV/s CMR.
CMR with the LED Off (CMRL). A high CMR LED drive circuit must keep the LED off (VF VF(OFF)) during common mode transients. For example, during a - dVCM/dt transient in Figure 30, the current flowing through CLEDP also flows through the RSAT and VSAT of the logic gate. As long as the low state voltage developed across the logic gate is less than VF(OFF), the LED will remain off and no common mode failure will occur.
The open collector drive circuit, shown in Figure 31, cannot keep the LED off during a +dVCM/dt transient, since all the current flowing through CLEDN must be supplied by the LED, and it is not recommended for applications requiring ultra high CMRL performance. Figure 32 is an alternative drive circuit which, like the recommended application circuit (Figure 25), does achieve ultra high CMR performance by shunting the LED in the off state.
+5 V
1 CLEDP + VSAT _ 2 ILEDP 3
8 0.1 F 7 + _
1 8 CLEDP 2 7
V CC = 18 V
+5 V
CLEDN
6 Rg
***
3 Q1 CLEDN ILEDN 4 SHIELD 5 6
4
SHIELD
5
***
* THE ARROWS INDICATE THE DIRECTION OF CURRENT FLOW DURING -dVCM/dt + _
Figure 31. Not Recommended Open Collector Drive Circuit
V CM
Figure 30. Equivalent Circuit for Figure 25 During Common Mode Transient
1 +5 V CLEDP 2 7 8
3
CLEDN
6
4
SHIELD
5
Figure 32. Recommended LED Drive Circuit for Ultra-High CMR
14
IPM Dead Time and Propagation Delay Specifications. The HCPL- 5150 includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 25) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rail. To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst- case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 33. The amount of delay necessary to achieve this conditions is equal to the maximum value of the propagation delay difference specification, PDDMAX, which is specified to be 350 ns over the operating temperature range of - 55C to 125C. Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 34. The maximum dead time for the HCPL- 5150 is 700 ns (= 350 ns - (- 350 ns)) over an operating temperature range of - 55C to 125C.
Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the
ILED1
optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.
V OUT1 Q1 ON Q1 OFF
*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.
Q2 ON V OUT2 Q2 OFF
ILED2 tPHL MAX tPLH MIN PDD* MAX = (tPHL - tPLH)MAX = tPHL MAX - tPLH MIN
Figure 33. Minimum LED Skew for Zero Dead Time
ILED1 *PDD = PROPAGATION DELAY DIFFERENCE Q1 OFF NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.
VOUT1 Q1 ON
Q2 ON VOUT2 Q2 OFF
ILED2 tPHL MIN tPHL MAX tPLH MIN tPLH MAX (tPHL - tPLH) MAX = PDD* MAX MAXIMUM DEAD TIME (DUE TO OPTOCOUPLER) = (tPHL MAX - tPHL MIN) + (tPLH MAX - tPLH MIN) = (tPHL MAX - tPLH MIN) - (tPHL MIN - tPLH MAX) = PDD* MAX - PDD* MIN
Figure 34. Waveforms for Dead Time Calculations
50
300 250
PE - INPUT POWER - mW
PO - OUTPUT POWER - mW
40
200 150 100 50 0 -55 case-to-ambient thermal resistance o = 70 C/W o = 140 C/W o = 210 C/W
30
20 case-to-ambient thermal resistance o = 70 C/W o = 140 C/W o = 210 C/W -25 5 35 95 65 TA - AMBIENT TEMPERATURE - oC 125
10
0 -55
-25 5 35 65 95 o TA - AMBIENT TEMPERATURE - C
125
Figure 35. Input Thermal Derating Curve, Depen- Figure 36. Output Thermal Derating Curve, Dependence of case-to-ambient Thermal Resistance dence of case-to-ambient Thermal Resistance
15
Under Voltage Lockout Feature. The HCPL-5150 contains an under voltage lockout (UVLO) feature that is designed to protect the IGBT under fault conditions which cause the HCPL-5150 supply voltage (equivalent to the fully-charged IGBT gate voltage) to drop below a level necessary to keep the IGBT in a low resistance state. When the HCPL5150 output is in the high state and the supply voltage drops below the HCPL-5150 VUVLO- threshold (9.5 < VUVLO- < 12.0) the optocoupler output will go into the low state with a typical delay, UVLO Turn Off Delay, of 0.6 s. When the HCPL-5150 output is in the low state and the supply voltage rises above the HCPL-5150 VUVLO+ threshold (11.0 < VUVLO+ < 13.5) the optocoupler output will go into the high state (assuming LED is "ON") with a typical delay, UVLO Turn On Delay of 0.8 s.
14 12 VO - OUTPUT VOLTAGE - V 10 (10.7, 9.2) 8 6 4 2 0 0 (10.7, 0.1) 5 10 (12.3, 0.1) 15 20 (12.3, 10.8)
MIL-PRF-38534 Class H and DSCC SMD Test Program Agilent Technologies' Hi- Rel Optocouplers are in compliance with MIL- PRF- 38534 Class H. Class H devices are also in compliance with DSCC drawing 5962- 04205. Testing consists of 100% screening and quality conformance inspection to MILPRF- 38534.
(VCC - VEE) - SUPPLY VOLTAGE - V
Figure 37. Under Voltage Lock Out
www.agilent.com/ semiconductors
For product information and a complete list of distributors, please go to our web site. For technical assistance call: Americas/Canada: +1 (800) 235-0312 or (916) 788-6763 Europe: +49 (0) 6441 92460 China: 10800 650 0017 Hong Kong: (+65) 6756 2394 India, Australia, New Zealand: (+65) 6755 1939 Japan: (+81 3) 3335-8152 (Domestic/International) or 0120-61-1280 (Domestic Only) Korea: (+65) 6755 1989 Singapore, Malaysia, Vietnam, Thailand, Philippines, Indonesia: (+65) 6755 2044 Taiwan: (+65) 6755 1843 Data subject to change. Copyright2004 Agilent Technologies, Inc. June 23, 2004 5989-0943EN


▲Up To Search▲   

 
Price & Availability of 5962-0420501HYC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X